DocumentCode :
1744874
Title :
An area-efficient architecture for Reed-Solomon decoder using the inversionless decomposed Euclidean algorithm
Author :
Hsie-Chia Chang ; Lee, Cheiz-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
2
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
649
Abstract :
We propose a new area-efficient architecture to implement the Euclidean algorithm, which is frequently used in BCH and Reed-Solomon decoders. For Reed-Solomon decoders, our architecture can be applied to the correction of errors as well as erasures. An inversionless decomposed Euclidean algorithm is adopted which not only eliminates the finite-field inverter (FFI) but also introduces an efficient computation procedure as compared with previous researches. Though the decomposed algorithm takes more cycles to finish, the overall decoding speed is maintained. We derive the conditions of the code size to which the architecture can be applied, and show that many important applications in communications and storage systems can all benefit from our proposed architecture
Keywords :
Reed-Solomon codes; decoding; error correction codes; Reed-Solomon decoder; area-efficient architecture; code size; computation procedure; decoding speed; error correction; inversionless decomposed Euclidean algorithm; storage systems; Block codes; Computer architecture; Decoding; Equations; Error correction; Error correction codes; Flowcharts; Inverters; Polynomials; Reed-Solomon codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.921154
Filename :
921154
Link To Document :
بازگشت