Title :
A multi-gigabit CMOS data recovery circuit using an analog parallel sampling technique
Author :
Vichienchom, Kasin ; Clements, Mark ; Liu, Wentai
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
Abstract :
A CMOS clock and data recovery circuit for multi-gigabit data rates is described. It uses a multiphase PLL and parallel sampling techniques to reduce the speed requirements on the circuits. A parallel phase detection technique that results in linear loop control and improves loop stability is introduced. We present a new charge-pump circuit that encodes phase error into current amplitude, eliminating the problem of creating precise timing pulses to control switches. The proposed circuit was designed using TSMC 0.35 μm process parameters and verified by simulations under the presence of channel distortion and switching noise. Simulation results show that the circuit is capable of recovering clock and data at a speed of 2 Gbps
Keywords :
CMOS analogue integrated circuits; analogue processing circuits; phase locked loops; synchronisation; 0.35 micron; 2 Gbit/s; CMOS clock and data recovery circuit; TSMC process; analog parallel sampling; channel distortion; charge pump circuit; linear loop control; loop stability; multiphase PLL; parallel phase detection; phase error encoding; switching noise; CMOS analog integrated circuits; Charge pumps; Circuit simulation; Circuit stability; Clocks; Error correction; Phase detection; Phase locked loops; Sampling methods; Switching circuits;
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
DOI :
10.1109/ISCAS.2001.922216