Title :
Timing error masking by exploiting operand value locality in SIMD architecture
Author :
Jaehyeong Sim ; Jun-Seok Park ; Seungwook Paek ; Lee-Sup Kim
Author_Institution :
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
Abstract :
A significant amount of energy is consumed by a voltage guardband to ensure error-free operations under the worsening PVT variations in modern processors. Circuit-level timing speculation has become a popular approach that increases energy efficiency by removing such guardband and tolerating occasional timing errors. However, SIMD processors suffer from a large throughput and energy efficiency loss induced by a conventional error correction mechanism which requires several extra cycles for each timing error. In this paper, we present an error masking scheme to eliminate the chances of performing the error correction. The error masking is done by allowing potential erroneous addition instructions to reuse the partial result of previous operations. We show that reuse can be applied to a large number of addition instructions by exploiting the observations that SIMD applications exhibit high levels of temporal operand value locality and operand value locality across SIMD lanes. Our implementation of the proposed masking scheme is augmented with the conventional pipeline logics. Simulation results verify that our scheme achieves up to 5.1% improvement in energy efficiency and 30% improvement in EDP (Energy-Delay-Product) over the baseline design.
Keywords :
errors; logic design; microprocessor chips; parallel processing; timing; EDP; PVT variations; SIMD architecture; energy-delay product; error correction; error free operations; operand value locality; partial result reuse; potential erroneous addition instructions; timing error masking; voltage guardband; Adders; Delays; Logic gates; Pipelines; Program processors; Throughput;
Conference_Titel :
Computer Design (ICCD), 2014 32nd IEEE International Conference on
Conference_Location :
Seoul
DOI :
10.1109/ICCD.2014.6974667