Title :
Dynamic yield analysis and enhancement of FPGA reconfigurable memory system
Author :
Choi, M. ; Park, Nahea
Author_Institution :
Dept. of Comput. Sci., Oklahoma State Univ., Stillwater, OK, USA
Abstract :
This paper discusses the issues of FPGA reconfigurable memory system with faulty physical memory cells and yield measurement techniques are proposed. Static yield and dynamic yield of FPGA reconfigurable memory systems and their characteristics are analyzed. Yield enhancement of conventional memory systems relies on additional redundancy, but FPGA reconfigurable memory systems have inherited redundancy and customizability. Thus, they can accommodate numerous target memory configurations and redundant memory cells, if any, can be used as spares to enhance dynamic yield of the target memory configuration. Three fundamental strategies are introduced and analyzed: redundant bits, redundant words and combination of both. Mathematical analysis of those techniques also has been conducted to clarify their effects on yield. Selecting the most yield enhancing logical memory configuration which can accommodate the given target memory requirement among candidate configurations is referred to as optimal fitting. Optimal fitting algorithms for single configuration fitting, sequential reconfiguration system fitting and concurrent reconfiguration system fitting are proposed and analyzed based on the yield analysis techniques
Keywords :
embedded systems; field programmable gate arrays; memory architecture; reconfigurable architectures; redundancy; FPGA reconfigurable memory system; concurrent reconfiguration system fitting; customizability; dynamic yield analysis; embedded memory; faulty physical memory cells; inherited redundancy; memory architecture; optimal fitting algorithms; redundant bits; redundant words; sequential reconfiguration system fitting; single configuration fitting; yield measurement techniques; Algorithm design and analysis; Buffer storage; Computer science; Costs; Field programmable gate arrays; Instruments; Measurement techniques; Random access memory; Redundancy; Single event upset;
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2001. IMTC 2001. Proceedings of the 18th IEEE
Conference_Location :
Budapest
Print_ISBN :
0-7803-6646-8
DOI :
10.1109/IMTC.2001.928845