DocumentCode :
1747863
Title :
Symbolic RTL simulation
Author :
Kolbi, A. ; Kukula, James ; Damiano, Robert
Author_Institution :
Inst. for EDA, Tech. Univ. Munchen, Germany
fYear :
2001
fDate :
2001
Firstpage :
47
Lastpage :
52
Abstract :
Symbolic simulation is a promising formal verification technique combining the flexibility of conventional simulation with powerful symbolic methods. Unfortunately, existing symbolic simulators are restricted to gate level simulation or handle just a synthesizable subset of an HDL. Simulation of systems composed of design, testbench and correctness checkers, however, requires the complete set of HDL constructs. We present an approach that enables symbolic simulation of the complete set of RT-level Verilog constructs with full delay support. Additionally, we propose a flexible scheme for introducing symbolic variables and demonstrate how error traces can be simulated with this new scheme. Finally, we present some experimental results on an 8051 micro-controller design which prove the effectiveness of our approach.
Keywords :
formal verification; hardware description languages; high level synthesis; microcontrollers; symbol manipulation; 8051 micro-controller design; RT-level Verilog constructs; error traces; formal verification technique; full delay support; symbolic RTL simulation; symbolic variables; Analytical models; Circuit simulation; Computational modeling; Delay; Electronic design automation and methodology; Formal verification; Hardware design languages; Permission; State-space methods; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156106
Filename :
935475
Link To Document :
بازگشت