DocumentCode :
1747884
Title :
Generating efficient tests for continuous scan
Author :
Wang, Sying-Jyan ; Chiou, Sheng-Nan
Author_Institution :
Inst. of Comput. Sci., Nat. Chung-Hsing Univ., Taichung, Taiwan
fYear :
2001
fDate :
2001
Firstpage :
162
Lastpage :
165
Abstract :
Conventional scan-based designs spend a lot of testing time in shifting test patterns and output responses, which greatly increases the testing cost. In this paper, we propose a modified approach for scan-based design in which a test is conducted in every clock cycle. This approach may significantly reduce the test application time when appropriate test vectors are applied. We develop algorithms to generate efficient test input for the test environment, and experimental results show that we can achieve high fault coverage with only about 10%-30% of the clock cycles required in conventional scan-based design.
Keywords :
automatic test pattern generation; automatic testing; boundary scan testing; design for testability; fault diagnosis; logic testing; clock cycle; clock cycles; continuous scan; fault coverage; output responses; scan-based design; test application time; test environment; test input; test patterns; test vectors; testing time; Algorithm design and analysis; Circuit faults; Circuit testing; Clocks; Computer science; Costs; Design for testability; Flip-flops; Permission; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156127
Filename :
935496
Link To Document :
بازگشت