DocumentCode :
1747887
Title :
A practical methodology for early buffer and wire resource allocation
Author :
Alpert, Charles J. ; Hu, Jiang ; Sapatnekar, Sachin S. ; Villarrubia, Paul G.
Author_Institution :
IBM Corp., Austin, TX, USA
fYear :
2001
fDate :
2001
Firstpage :
189
Lastpage :
194
Abstract :
The dominating contribution of interconnect to system performance has made it critical to plan for buffer and wiring resources in the layout. Both buffers and wires must be considered, since wire routes determine buffer requirements and buffer locations constrain wire routes. In contrast to recent buffer block planning approaches, our design methodology distributes buffer sites throughout the layout. A tile graph is used to abstract the buffer planning problem while also addressing wire planning. We present a four-stage heuristic called RABID for resource allocation and experimentally verify its effectiveness.
Keywords :
VLSI; application specific integrated circuits; buffer circuits; circuit layout CAD; integrated circuit interconnections; integrated circuit layout; network routing; timing; wiring; RABID; buffer locations; buffer resources; design methodology; four-stage heuristic; interconnect; system performance; tile graph; wire resource allocation; wire routes; Artificial intelligence; Design methodology; Permission; Resource management; Routing; System performance; Tiles; Timing; Wire; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156133
Filename :
935502
Link To Document :
بازگشت