DocumentCode :
1747948
Title :
VHDL-based design and design methodology for reusable high performance direct digital frequency synthesizers
Author :
Janiszewski, Lreneusz ; Hoppe, Bernhard ; Meuth, Hermann
Author_Institution :
Fachbereich Elektrotechnik, FH Darmstadt, Germany
fYear :
2001
fDate :
2001
Firstpage :
573
Lastpage :
578
Abstract :
Design methodologies for high performance direct digital frequency synthesizers (DDFS) are described. Traditional look-up tables (LUT) for sine and cosine are merged with CORDIC-interpolation into a hybrid architecture. This implements DDFS-systems with high resolution without being specific to a particular target technology. Amplitude constants were obtained from mathematical trigonometric functions of the IEEE math_real package. These constants were then written via simulation of a VHDL model into a fully synthesizable package. Systematic and detailed studies varying the synthesizer´s inherent parameters lead to a design optimum of the LUT/CORDIC-ratio, which minimizes power and silicon area for a given clock frequency.
Keywords :
circuit CAD; circuit optimisation; digital arithmetic; direct digital synthesis; hardware description languages; integrated circuit design; interpolation; logic CAD; table lookup; CORDIC-interpolation; IEEE math_real package; LUT/CORDIC-ratio; VHDL-based design; amplitude constants; clock frequency; design methodology; direct digital frequency synthesizers; look-up tables; mathematical trigonometric functions; Algorithm design and analysis; Clocks; Design methodology; Frequency synthesizers; Packaging; Permission; Power system modeling; Signal synthesis; Silicon; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156205
Filename :
935574
Link To Document :
بازگشت