DocumentCode :
1747958
Title :
Integrated high-level synthesis and power-net routing for digital design under switching noise constraints
Author :
Doboli, Alex ; Vemuri, Ranga
Author_Institution :
Dept. of ECE, State Univ. of New York, Stony Brook, NY, USA
fYear :
2001
fDate :
2001
Firstpage :
629
Lastpage :
634
Abstract :
This paper presents a CAD methodology and a tool for high-level synthesis (HLS) of digital hardware for mixed analog-digital chips. In contrast to HLS for digital applications, HLS for mixed-signal systems is mainly challenged by constraints, such as digital switching noise (DSN), that are due to the analog circuits. This paper discusses an integrated approach to HLS and power net routing for effectively reducing DSN. Motivation for this research is that HLS has a high impact on DSN reduction, however, DSN evaluation is very difficult at a high level. Integrated approach also employs an original method for fast evaluation of DSN and an algorithm for power net routing and sizing. Experiments showed that our combined binding and scheduling method produces better results than traditional HLS techniques. Finally, DSN evaluation using the proposed algorithm can be significantly faster than SPICE simulation.
Keywords :
circuit CAD; electron device noise; high level synthesis; integrated circuit design; mixed analogue-digital integrated circuits; switching transients; CAD; SPICE simulation; binding; constraints; digital switching noise; high-level synthesis; integrated high-level synthesis; mixed analog-digital chips; power net routing; power-net routing; scheduling; switching noise constraints; Analog circuits; Circuit noise; Circuit synthesis; Design automation; Hardware; High level synthesis; Integrated circuit synthesis; Permission; Routing; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156215
Filename :
935584
Link To Document :
بازگشت