Title :
HiPAR-DSP 16, a scalable highly parallel DSP core for system on a chip video- and image processing applications
Author :
Kloos, H. ; Wittenburg, J.P. ; Hinrichs, W. ; Lieske, H. ; Friebe, L. ; Klar, C. ; Pirsch, P.
Author_Institution :
Laboratoriurn für Informationstechnologie, Universität Hannover, Schneiderberg 32, 30167, Germany
Abstract :
The presented HiPAR-DSP is a highly parallel DSP core for system on a chip video- and image processing applications. The architecture is based on an array of up to 16 parallel data paths steered by a single RISC controller in SIMD style. Each data path consists of three VLIW controlled arithmetical units: a 16 bit MAC and 32 bit ALU and shift & round units. A divided memory concept serves local caches for each data path as well as a special shared matrix memory which enables concurrent access from all data paths in every clock cycle. External connection can be provided via a modular DMA controller which enables an easy interfacing to other on chip modules. The HiPAR-DSP core has been manufactured in the most powerful version with 16 data paths in second Quarter 2001 and delivers with a maximum clock frequency of 100 MHz 4.8 GOPS peak and about 3 GOPS sustained performance. In addition to the core architecture the paper will also present the software development system for the HiPAR-DSP including C/C++ compiler, assembler, simulator and a PCI board with onboard video I/O interfaces.
Keywords :
Computer architecture; Digital signal processing; Image processing; Laboratories; Lead; Process control; Software;
Conference_Titel :
Acoustics, Speech, and Signal Processing (ICASSP), 2002 IEEE International Conference on
Conference_Location :
Orlando, FL, USA
Print_ISBN :
0-7803-7402-9
DOI :
10.1109/ICASSP.2002.5745308