DocumentCode :
1753379
Title :
Optimized scheduling and mapping of logarithm and arctangent functions on TI TMS320C67X processor
Author :
Yang, Mei ; Wang, Yuke ; Wang, Jinchu ; Zheng, S.Q.
Author_Institution :
Department of Computer Science, Univ. of Texas at Dallas, Richardson, 75083, USA
Volume :
3
fYear :
2002
fDate :
13-17 May 2002
Abstract :
DSP processors have gained more importance and popularity in implementing communication systems. Efficient implementation of logarithm and arctangent functions on DSP processors is necessary for applications such as digital receiver used in modern radar systems and digital communication systems. This paper presents a general scheduling and mapping optimization method based on grain packing to implement the two functions on TI TMS320C67X architecture with multiple parallel function units. Experimental results of our optimized implementation on TMS320C67x have achieved up to 79.5% performance improvement over TI C67x library functions. Our optimization method and techniques can also be applied to other DSP processors with parallel execution units.
Keywords :
Clocks; Modems; Radar;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing (ICASSP), 2002 IEEE International Conference on
Conference_Location :
Orlando, FL, USA
ISSN :
1520-6149
Print_ISBN :
0-7803-7402-9
Type :
conf
DOI :
10.1109/ICASSP.2002.5745319
Filename :
5745319
Link To Document :
بازگشت