DocumentCode :
1753388
Title :
Array processing for channel equalization
Author :
Burns, G. ; Vaidyanathan, K. ; Gay-Bellile, O. ; Marchal, X.
Author_Institution :
Philips Research USA, Briarcliff Manor, NY 10510, USA
Volume :
3
fYear :
2002
fDate :
13-17 May 2002
Abstract :
An array of primitive programmable processors has been designed for high throughput reconfigurable signal processing. Each processor retains a primitive instruction set, minimal local storage, and exchanges data with adjacent processors using nearest neighbor communication. Several applications, including an adaptive filter with coefficient update using the least mean squares (LMS) algorithm, have been implemented and evaluated on an array of such processors. A multilayer processor mesh structure is used to accelerate summation of filter products. This paper describes the processor design, array interconnection, programming, and system integration issues, and concludes with the description of a functional LMS adaptive filter.
Keywords :
Adaptive arrays; Arrays; Frequency estimation; Hardware; Parallel processing; Process control; Programming;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing (ICASSP), 2002 IEEE International Conference on
Conference_Location :
Orlando, FL, USA
ISSN :
1520-6149
Print_ISBN :
0-7803-7402-9
Type :
conf
DOI :
10.1109/ICASSP.2002.5745330
Filename :
5745330
Link To Document :
بازگشت