Title :
Power delivery network design and optimization for 3D stacked die designs
Author :
Singh, Pratyush ; Sankar, Ravi ; Hu, Xiang ; Xie, Weize ; Sarkar, Aveek ; Thomas, Toms
Author_Institution :
Apache Design Solutions, San Jose, CA, USA
Abstract :
Power delivery network (PDN) design is already a challenging problem for single die designs using advanced process technologies. For systems created using stacked dies with TSVs, several additional issues that affect power delivery and reliability have to be addressed. In stacked die configuration, the dies higher up in the stack-up experience additional drop and noise in their power supply as it propagates through the TSV networks of one or more dies placed lower in the stack-up. For the lower dies, the presence of the TSV farm and associated metals/vias affects the homogeneity of their own power delivery network. And if multiple dies share power and ground domains, then there could be an inter-die propagation of supply noise. So it becomes important that a PDN design and optimization flow for stacked die designs models and analyzes the presence of multiple dies and also the switching and the noise impact from the dies on each other. The analysis could be concurrent or model based, depending upon whether full databases for all the chips are available or their electrically equivalent models such as Chip Power Model (CPM) are available, respectively. For both of these approaches, a DC and time-domain analysis has to be done at the chip layout level to accurately predict the power/ground noise in the stacked die design. These analyses need to done starting early, in order to enable prototyping and design trade-off decisions. In this paper, a prototyping and verification solution for multi-die TSV based designs is outlined along with results from various design decisions undertaken.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit modelling; integrated circuit noise; integrated circuit reliability; three-dimensional integrated circuits; time-domain analysis; 3D stacked die design; DC analysis; PDN design; TSV farm; TSV network; chip layout level; chip power model; die switching; ground noise; interdie propagation; multidie TSV based design; optimization flow; power delivery network design; power supply drop; power supply noise; reliability; stack-up; time-domain analysis; Analytical models; Databases; Noise; Power system dynamics; Switches; Three dimensional displays; Through-silicon vias; 3D integration; Chip power model (CPM); IR Drop; Power integrity; Through silcon vias (TSV);
Conference_Titel :
3D Systems Integration Conference (3DIC), 2010 IEEE International
Conference_Location :
Munich
Print_ISBN :
978-1-4577-0526-7
DOI :
10.1109/3DIC.2010.5751475