Title :
Integrated Algorithm for 3-D IC Through-Silicon Via Assignment
Author :
Xiaodong Liu ; Yeap, Geoffrey ; Jun Tao ; Xuan Zeng
Author_Institution :
Microelectron. Dept., Fudan Univ., Shanghai, China
Abstract :
Through-silicon via (TSV) with flip-chip packaging is a technology that enables vertical integration of silicon dies, forming a single 3-D IC stack. A practical model for preplaced TSV assignment of 3-D nets is proposed for this technology. We prove that the general preplaced 3-D IC TSV assignment problem with more than two dies is NP-complete. An integrated algorithm that combines shortest path search, bipartite matching, min-cost max-flow calculation, and postprocessing is developed. Experimental results using actual testing silicon data demonstrate that our flow achieves good results with reasonable runtime when compared to other existing works.
Keywords :
circuit optimisation; computational complexity; flip-chip devices; integrated circuit modelling; integrated circuit packaging; minimax techniques; search problems; three-dimensional integrated circuits; 3D IC through-silicon via assignment; 3D nets; NP-complete problem; TSV; bipartite matching; flip-chip packaging; integrated algorithm; min-cost max-flow calculation; post-processing; shortest path search; silicon data testing; single 3D IC stack; vertical silicon dies integration; Bridges; Ports (Computers); Routing; Silicon; Substrates; Through-silicon vias; 3-D integrated circuit (IC); NP-complete; physical design; silicon interposer; through-silicon via (TSV) assignment;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2246876