DocumentCode :
1756005
Title :
Low-Power Multicore Processor Design With Reconfigurable Same-Instruction Multiple Process
Author :
Zheng Yu ; Zhiyi Yu ; Xueqiu Yu ; Ningxi Liu ; Xiaoyang Zeng
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Volume :
61
Issue :
6
fYear :
2014
fDate :
41791
Firstpage :
423
Lastpage :
427
Abstract :
This brief presents a multicore embedded processor with reconfigurable same-instruction multiple process (RSIMP) architecture design to reduce the power consumption of instruction memory (IM), thus reducing the total power of the processor. RSIMP is applied to the scenario in which several cores (each representing a coarse-grained process) execute a highly identical instruction sequence in parallel. They are then reconfigured to master-slave mode in which only the master core fetches instructions and distributes the instructions to the slave core(s), whereas the IM of slave cores are shut down to save power. Experimental results show 13.8% and 21.9% of system power reduction with negligible hardware overhead and performance loss in 2Core and 4Core configurations, respectively, for the benchmarks selected from the long-term evolution (LTE) multiple-input- multiple-output (MIMO) system, the Reed-Solomon (RS) decoder, the H.264/AVC codec, and AES encryption/decryption, compared with the baseline platform.
Keywords :
Long Term Evolution; MIMO systems; Reed-Solomon codes; cryptography; decoding; low-power electronics; multiprocessing systems; power consumption; reconfigurable architectures; video codecs; video signal processing; 2Core configurations; 4Core configurations; AES decryption; AES encryption; AVC codec; H.264 codec; LTE MIMO system; RSIMP architecture design; Reed-Solomon decoder; hardware overhead; highly identical instruction sequence; instruction memory; long-term evolution multiple-input-multiple-output system; low-power multicore embedded processor design; master-slave mode; power consumption reduction; reconfigurable same-instruction multiple process; Benchmark testing; Circuits and systems; Hardware; Multicore processing; Software; Synchronization; Instruction memory (IM); low power; multicore processor; reconfigurable same-instruction multiple process (RSIMP);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2014.2319676
Filename :
6804634
Link To Document :
بازگشت