DocumentCode :
1756229
Title :
Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks
Author :
Dentoni Litta, E. ; Hellstrom, Per-Erik ; Henkel, C. ; Ostling, Mikael
Author_Institution :
Sch. of Inf. & Commun. Technol., KTH R. Inst. of Technol., Kista, Sweden
Volume :
60
Issue :
10
fYear :
2013
fDate :
Oct. 2013
Firstpage :
3271
Lastpage :
3276
Abstract :
Interfacial layer (IL) control in high-k/metal gate stacks is crucial in achieving good interface quality, mobility, and reliability. A process is developed for the formation of a thulium silicate IL that can be integrated as a replacement for conventional chemical oxide ILs in gate-last high-k/metal gate CMOS process. A straightforward process integration scheme for thulium silicate IL is demonstrated, based on self-limiting silicate formation in inert gas atmosphere and with good selectivity of the etching step. The thulium silicate IL is shown to provide 0.25±0.15 nm equivalent oxide thickness of the IL while preserving excellent electrical quality of the interface with Si. An interface state density ~0.7-2×1011 cm-2eV-1 was obtained at flat-band condition, and the nFET and pFET subthreshold slopes were 70 mV/dec. The inversion layer mobility was 20% higher than for the reference SiOx/HfO2 gate stack. Specifically, the measured mobility values were 230 cm2/Vs for nFET and 60 cm2/Vs for pFET devices, at an inversion charge density of 1013 cm-2 and at a total capacitance equivalent thickness of 1.6 nm.
Keywords :
CMOS integrated circuits; MOSFET; etching; high-k dielectric thin films; silicon compounds; thulium compounds; IL control; TmSiO; chemical oxide IL; etching step; gate-last high-k-metal gate CMOS process; inert gas atmosphere; interface mobility; interface quality; interface reliability; interface state density; inversion charge density; nFET devices; pFET subthreshold slopes; scalable high-k-metal gate stacks; self-limiting silicate formation; size 1.6 nm; straightforward process integration scheme; thulium silicate interfacial layer; Dielectrics; Hafnium compounds; High K dielectric materials; Logic gates; MOS capacitors; Silicon; High-k; TmSiO; interfacial layer (IL); scaled EOT; thulium;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2275744
Filename :
6583336
Link To Document :
بازگشت