DocumentCode :
1757134
Title :
216- and 316-GHz 45-nm SOI CMOS Signal Sources Based on a Maximum-Gain Ring Oscillator Topology
Author :
Sharma, Jaibir ; Krishnaswamy, Harish
Author_Institution :
Dept. of Electr. Eng., Columbia Univ., New York, NY, USA
Volume :
61
Issue :
1
fYear :
2013
fDate :
Jan. 2013
Firstpage :
492
Lastpage :
504
Abstract :
This paper introduces a maximum-gain ring oscillator (MGRO) topology that maximizes the power gain (PG) achieved by the active devices in a ring oscillator using appropriately designed passive matching networks to maximize the frequency of oscillation. A design methodology is provided along with expressions for the passive matching elements. In the absence of passive losses, the topology can oscillate at the fmax of the active devices. In the presence of passive loss, for the first time, the losses can be taken into account in a closed-form fashion to maximize device PG, and consequently, oscillation frequency. Based on this topology, two different oscillators operating at approximately 108 and 158 GHz are implemented using the 56-nm body-contacted devices (fmax ≈ 200 GHz) of IBM´s 45-nm silicon-on-insulator CMOS technology. The fact that these two oscillators function well with marginal startup gains of 2.62 and 0.62 dB, respectively, demonstrates the robustness of the techniques described here. The second harmonic of the oscillation is extracted using a load-pull-optimized extraction network. This topology can be generalized for the extraction of any harmonic from MGROs with a different number of stages. The oscillators generate -14.4 dBm at 216.2 GHz and -21 dBm at 316.5 GHz while drawing 57.5 and 46.4 mW of dc power, respectively. This paper also describes the modeling of CMOS active and passive devices for high millimeter-wave and sub-millimeter-wave integrated-circuit design.
Keywords :
CMOS analogue integrated circuits; millimetre wave oscillators; silicon-on-insulator; submillimetre wave oscillators; IBM; MGRO topology; PG; SOI CMOS signal source; active devices; closed-form fashion; frequency 216.2 GHz; frequency 316.5 GHz; gain 0.62 dB; gain 2.62 dB; high millimeter-wave integrated-circuit design; load-pull-optimized extraction network; maximum-gain ring oscillator topology; passive matching networks; power 46.4 mW; power 57.5 mW; power gain; second harmonic; silicon-on-insulator CMOS technology; size 45 nm; size 56 nm; submillimeter-wave integrated-circuit design; CMOS integrated circuits; CMOS technology; Capacitors; Harmonic analysis; Logic gates; Oscillators; Topology; $Q$ factor; CMOS integrated circuits (ICs); CMOS process; CMOS technology; monolithic microwave integrated circuits (MMICs); oscillators; ring oscillators; submillimeter-wave integrated circuits; submillimeter-wave measurements; submillimeter-wave technology; submillimeter-wave transistors;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2012.2230019
Filename :
6380573
Link To Document :
بازگشت