DocumentCode :
1757752
Title :
High-Performance and Robust SRAM Cell Based on Asymmetric Dual-K Spacer FinFETs
Author :
Pal, Pankaj Kumar ; Kaushik, B.K. ; Dasgupta, S.
Author_Institution :
Dept. of Electron. & Commun. Eng., Indian Inst. of Technol., Roorkee, Roorkee, India
Volume :
60
Issue :
10
fYear :
2013
fDate :
Oct. 2013
Firstpage :
3371
Lastpage :
3377
Abstract :
This paper proposes a new asymmetric underlap Fin-Field Effect Transistor (FinFET) structure using a dual- k spacer. Asymmetric dual-spacer at source shows excellent gate control over the channel due to increase in the outer fringe field at gate/source underlap. Hence, this structure exhibits a superior short-channel effect metric over the conventional/single-spacer underlap FinFET. The proposed asymmetric structure enhances static random access memories (SRAMs) performance in terms of robustness, access times as well as leakage power during the hold, read, and write operations. The hold static noise margin and write margin increases by 5.16% and 5.66%, respectively. The read stability enhances by 13.75% and 19.35% over conventional FinFET SRAM circuit. Furthermore, the leakage power reduces by 60%, and write access time improves by 23.63%. Compared with conventional FinFET-based SRAM, same bit-cell area and read delay are associated with the proposed structure. Supply voltage scalability on SRAM design metrics is also investigated. In addition to SRAM application, underlap length, lateral source/drain doping gradient, and the high- k spacer width are optimized for high-performance digital applications.
Keywords :
MOSFET; SRAM chips; circuit stability; delay circuits; integrated circuit design; integrated circuit noise; semiconductor doping; SRAM cell design; asymmetric dual-k spacer FinFET structure; asymmetric structure enhancement; asymmetric underlap fin-field effect transistor structure; bit-cell area; conventional-single-spacer underlap FinFET; gate-source underlap control; high-performance digital application; hold static noise margin; lateral source-drain doping gradient; leakage power; outer fringe field; read delay stability enhancement; static random access memory; superior short-channel effect metric; supply voltage scalability; write access time improvement; write margin; Circuit stability; FinFETs; High K dielectric materials; Logic gates; SRAM cells; Access time; dual-spacer; low-power static random access memory (SRAM) cell; read static noise margin (SNM); robustness; underlap FinFET; write ability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2278201
Filename :
6584736
Link To Document :
بازگشت