DocumentCode :
1758266
Title :
A BIRA for Memories With an Optimal Repair Rate Using Spare Memories for Area Reduction
Author :
Wooheon Kang ; Hyungjun Cho ; Joohwan Lee ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
22
Issue :
11
fYear :
2014
fDate :
Nov. 2014
Firstpage :
2336
Lastpage :
2349
Abstract :
The test cost and yield improvement of embedded memories have become very important as memory capacity and density have grown. For embedded memories, built-in redundancy analysis (BIRA) is widely used to improve yield by replacing faulty cells with a 2-D redundancy architecture. However, the most important factor in BIRA is the reduction of hardware overhead while keeping optimal repair rate. Most BIRA approaches require extra hardware overhead in order to store and analyze faults in the memory. These approaches do not utilize spare memories during the redundancy analysis (RA) procedure. However, the proposed BIRA minimizes area overhead by utilizing a part of the spare memory as an address mapping table (AMT). Since storing the faulty memory addresses take most of the extra hardware overhead, the reduced logical addresses produced by the AMT are used to reduce the extra hardware overhead. In addition, the reduced addresses are stored in content-addressable memories (CAMs) and used in the RA procedure. The proposed BIRA can achieve an optimal repair rate by using an exhaustive search RA algorithm. The proposed RA algorithm compares the repair solution candidates with all the fault addresses stored in the proposed CAMs to guarantee an exhaustive search. The experimental results show that the proposed BIRA requires a smaller area overhead than that of the previous state-of-the-art BIRA with an optimal repair rate.
Keywords :
content-addressable storage; integrated circuit reliability; redundancy; search problems; 2D redundancy architecture; AMT; BIRA; CAMs; address mapping table; area reduction; built-in redundancy analysis; content-addressable memories; embedded memories; exhaustive search RA algorithm; fault analysis; faulty cells; hardware overhead; memory capacity; optimal repair rate; spare memories; test cost; yield improvement; Algorithm design and analysis; Built-in self-test; Cams; Hardware; Maintenance engineering; Memory management; Random access memory; Address mapping table (AMT); area overhead repair rate; built-in redundancy analysis (BIRA); built-in redundancy analysis (BIRA).;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2013.2288637
Filename :
6663698
Link To Document :
بازگشت