DocumentCode :
1758290
Title :
Improvement of Operating Margin of SFQ Circuits by Controlling Dependence of Signal Propagation Time on Bias Voltage
Author :
Otsubo, M. ; Yamanashi, Y. ; Yoshikawa, N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Yokohama, Japan
Volume :
23
Issue :
3
fYear :
2013
fDate :
41426
Firstpage :
1300904
Lastpage :
1300904
Abstract :
Superconductive single flux quantum (SFQ) digital circuits can operate at a clock frequency of several tens of gigahertz. However, the operating margin of these circuits decreases with an increase in the operating frequency because a timing error occurs in the low bias region. In this study, a novel design method that enables a wide operating margin at a high operating frequency has been investigated. The proposed circuits incorporate an additional bias feeding line in addition to the conventional bias feeding lines of the conventional Josephson transmission lines (JTLs) and can control the dependence of signal propagation time on the bias voltage. We have shown experimentally that in our proposed JTLs, the signal propagation time becomes more sensitive to the bias voltage. Timing errors can be avoided by inserting proposed JTL cells in the critical data path of the SFQ digital circuits. Circuit simulation results indicate that the operating margin of a bit-serial SFQ full adder, designed assuming the 2.5 kA/cm2 Nb process, can be improved by 15% compared with the conventional design at a frequency of 20 GHz by employing our novel design method.
Keywords :
adders; niobium; superconducting junction devices; superconducting logic circuits; superconducting transmission lines; JTL cells; Josephson transmission lines; SFQ digital circuits; SFQ full adder; bias feeding lines; bias voltage; frequency 20 GHz; low bias region; operating margin; signal propagation time; superconductive single flux quantum; timing error; Adders; Clocks; Critical current; Design methodology; Digital circuits; Logic gates; Timing; Full adder; Josephson transmission line (JTL); single flux quantum (SFQ) circuits; timing error;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2012.2234176
Filename :
6381470
Link To Document :
بازگشت