DocumentCode :
1758950
Title :
Methodology for designing and verifying switched-capacitor sample and hold circuits used in data converters
Author :
Mohammed, M. ; Kawar, Sanad ; Abugharbieh, Khaldoon
Author_Institution :
Dept. of Electr. Eng., Princess Sumaya Univ. for Technol., Amman, Jordan
Volume :
8
Issue :
4
fYear :
2014
fDate :
41821
Firstpage :
252
Lastpage :
262
Abstract :
This study presents a full methodological approach to designing and verifying differential sample and hold switched-capacitor circuits generally used in analogue-to-digital converters (ADCs). It provides a step-by-step process for translating system requirements such as signal-to-noise ratio and sampling frequency into ADC requirements and subsequently into operational amplifier topology and specifications. It also includes the design process of a switched-capacitor common mode feedback circuit to control the common mode output voltage. Furthermore, this study discusses the noise aspects of the switched-capacitor circuits. It also provides practical methods for verifying the stability of the system by using step voltage and step current techniques. A design and simulation example for a differential sample and hold switched-capacitor circuit operating in a system requiring a 5 MHz sampling frequency and a 6-bit ADC is provided. Mentor Graphics CAD tools were used in the design and the simulations process by using 180 nm complementary metal oxide semiconductors (CMOS) device models. This study can be used as a resource for the design engineers in the industry as well as the universities teaching graduate level advanced electronics and data converter courses.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; circuit CAD; electronic engineering education; integrated circuit design; integrated circuit modelling; operational amplifiers; sample and hold circuits; switched capacitor networks; ADC requirement; CMOS device model; Mentor Graphics CAD tools; advanced electronic-data converter courses; analogue-to-digital converters; data converters; design process; differential sample and hold switched-capacitor circuits; frequency 5 MHz; graduate level teaching; noise aspects; operational amplifier topology; sampling frequency; signal-to-noise ratio; size 180 nm; step current technique; step voltage technique; step-by-step process; switched-capacitor common mode feedback circuit; system stability;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2013.0272
Filename :
6855505
Link To Document :
بازگشت