DocumentCode :
1760089
Title :
NEM Relay-Based Sequential Logic Circuits for Low-Power Design
Author :
Venkatasubramanian, Ramakrishnan ; Manohar, Sujan K. ; Balsara, Poras T.
Author_Institution :
DSP Syst. Group, Texas Instrum., Dallas, TX, USA
Volume :
12
Issue :
3
fYear :
2013
fDate :
41395
Firstpage :
386
Lastpage :
398
Abstract :
Nanoelectromechanical (NEM) relays are a promising class of emerging devices that offer zero off-state leakage and behaves like an ideal switch. The zero leakage operation has generated lot of interest in low power logic design using these relays [1],[2]. This paper presents various sequential circuit topologies using NEM relays and analyzes their power, performance, and area tradeoffs. The mechanical delay is inversely proportional to the gate-base voltage Vgb. This paper also presents an integrated voltage doubler-based flip-flop that improves the performance by 2× by overdriving Vgb. An electromechanical model which accounts for the mechanical, electrical, and dispersion effects of the suspended gate relay operating at 1 V with a nominal air gap of 5-10 nm has been developed based on published fabrication results in . Three sequential logic benchmark circuits were designed using NEM relays to verify the correctness of operation of the proposed circuits. This study explores different relay-based latch and flip-flop topologies, proposes fast sequential circuits that can operate at a frequency of 1/2tm (theoretical fastest frequency for NEM relay logic circuits) and further improves speed of sequential circuits by distributed charge boosting.
Keywords :
flip-flops; logic design; low-power electronics; nanoelectromechanical devices; relays; sequential circuits; NEM relay logic circuits; NEM relay-based sequential logic circuits; dispersion effect; distributed charge boosting; electrical effect; electromechanical model; gate-base voltage; integrated voltage doubler-based flip-flop; low-power logic design; mechanical delay; mechanical effect; nanoelectromechanical relays; nominal air gap; relay-based flip-flop topology; relay-based latch topology; sequential circuit topologies; sequential logic benchmark circuits; suspended gate relay; voltage 1 V; zero leakage operation; zero off-state leakage; Capacitance; Delays; Force; Latches; Logic gates; Relays; Switches; Digital circuits; integrated circuit modeling; logic circuits; nanoelectromechanical systems; nanoelectronics; sequential circuits;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2013.2252923
Filename :
6480881
Link To Document :
بازگشت