DocumentCode :
1761894
Title :
Low complexity twiddle factor multiplication with ROM partitioning in FFT processor
Author :
Hyeong-Ju Kang ; Byung-Do Yang ; Jong-Yeol Lee
Author_Institution :
Sch. of Comput. Sci. & Eng., Korea Univ. of Technol. & Educ., Cheonan, South Korea
Volume :
49
Issue :
9
fYear :
2013
fDate :
April 25 2013
Firstpage :
589
Lastpage :
591
Abstract :
Proposed is a low-complexity twiddle factor multiplication structure for fast Fourier transform (FFT). In an FFT implementation, the twiddle factor multiplication requires a large ROM to store the twiddle factors. In the proposed structure, the ROM is partitioned into two small ROMs, whose sum of areas is much smaller than that of the original ROM. The proposed structure requires an additional multiplier, but the multiplier is shown to be small in the experimental results. The results show that the proposed structure reduces the area of the twiddle factor multiplication by around 30% with a marginal degradation in SQNR performance.
Keywords :
fast Fourier transforms; multiplying circuits; signal processing; FFT processor; ROM partitioning; SQNR performance; fast Fourier transform; low complexity twiddle factor multiplication structure; marginal degradation; multiplier; signal processing algorithms;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2013.0689
Filename :
6528109
Link To Document :
بازگشت