DocumentCode :
1762978
Title :
Evaluation of Digital Circuit-Level Variability in Inversion-Mode and Junctionless FinFET Technologies
Author :
Shaodi Wang ; Leung, Greg ; Pan, Andrew ; Chi On Chui ; Gupta, Puneet
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, Los Angeles, CA, USA
Volume :
60
Issue :
7
fYear :
2013
fDate :
41456
Firstpage :
2186
Lastpage :
2193
Abstract :
In this paper, we develop an evaluation framework to assess variability in nanoscale inversion-mode (IM) and junctionless (JL) fin field-effect transistors (FinFETs) due to line edge roughness (LER) and random dopant fluctuation (RDF) for both six transistor (6T) static random access memory (SRAM) design and large-scale digital circuits. From a device-level perspective, JL FinFETs are severely impacted by process variations: up to 40% and 60% fluctuation in threshold voltage is observed from LER RDF. Conversely, results show that variability-induced shifts and broadening of timing and power in large-scale digital circuits are not significant and can be accommodated in the design budget. However, we find that LER has a large impact on static noise margin analysis of 6T SRAMs. Required Vccmin values for SRAMs using JL devices reach up to 2× those implemented in conventional IM technologies. The yield for JL SRAM is completely compromised in the presence of realistic levels of LER and RDF. Fortunately, the impact of variability is somewhat reduced with scaling for JL designs; both LER and RDF induce less variation for the 15-nm node compared with the 32-nm node. The observed reduction in Vccmin with technology scaling suggests that digital circuits implemented with JL FinFETs may eventually offer the same level of operability as those based on IM FinFETs, especially in the presence of circuit-level SRAM robustness optimizations.
Keywords :
MOSFET; SRAM chips; semiconductor device noise; IM technology; JL FinFET; JL SRAM; LER RDF; SRAM design; circuit-level SRAM robustness optimizations; device-level perspective; digital circuit-level variability; evaluation framework; inversion-mode FinFET technology; junctionless FinFET Technology; junctionless fin field-effect transistors; large-scale digital circuits; line edge roughness; nanoscale inversion-mode; observed reduction; process variations; random dopant fluctuation; six transistor static random access memory; static noise margin analysis; static random access memory design; threshold voltage; variability-induced shifts; Circuit-level variability; fin field-effect transistor (FinFET); junctionless transistor (JL FET); line edge roughness (LER); random dopant fluctuation (RDF);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2264937
Filename :
6529130
Link To Document :
بازگشت