DocumentCode :
1763018
Title :
An Architecture With Pipelined Background Suppression and In-Situ Noise Cancelling for 2D/3D CMOS Image Sensor
Author :
Jaehyuk Choi ; Jungsoon Shin ; Byongmin Kang
Author_Institution :
Samsung Adv. Inst. of Technol., Yongin, South Korea
Volume :
62
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
100
Lastpage :
109
Abstract :
We present a CMOS image sensor with integrated background suppression scheme for detecting small signals out of unwanted background signals. For the background suppression, differential signals with suppressed common-mode background signals are sampled within a short sub-sensing time in order to avoid the saturation from strong background signals. Analog differential signals are digitally accumulated multiple times in one integration time for high SNR. The column-parallel background suppression circuits are pipelined in order to achieve short sub-sensing time. Moreover, additional operations for the noise cancelling are merged with the background suppression and no extra timing for the noise cancelling is required during the sub-sensing time. In order to suppress stronger background signals, sensitivity can be adjusted to be decreased using in-pixel capacitors when strong background signals are present. The prototype image sensor with 1328 × 1008 pixel array has been fabricated with a 0.11 μm 1P4M CIS process. We have successfully captured images from the fabricated sensor chip with strong background signal over 10 klx scene illuminance without optical filters. The background-to-signal ratio is 32.1 dB.
Keywords :
CMOS image sensors; pipeline processing; signal denoising; three-dimensional integrated circuits; 1P4M CIS process; 2D CMOS image sensor; 3D CMOS image sensor; analog differential signals; common mode background signals; in-pixel capacitor; in-situ noise cancelling; integrated background suppression; pipelined background suppression; size 0.11 mum; Background suppression; CMOS image sensor; demodulation pixel; depth sensor; dynamic range; in-pixel capacitor; programmable gain amplifier; range finding; shared pixel architecture; three-dimensional image sensor; time-of-flight;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2346112
Filename :
6917220
Link To Document :
بازگشت