• DocumentCode
    1763019
  • Title

    Data Compression for Image Sensor Arrays Using a 15-bit Two-Step Sigma–Delta ADC

  • Author

    Mengyun Yue ; Dong Wu ; Zheyao Wang

  • Author_Institution
    Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
  • Volume
    14
  • Issue
    9
  • fYear
    2014
  • fDate
    Sept. 2014
  • Firstpage
    2989
  • Lastpage
    2998
  • Abstract
    This paper reports a readout integrated circuit with embedded data compression function for image sensors. Data compression is realized by adding a comparator in a two-step incremental sigma-delta analog-to-digital converter (ADC) with a fully floating double sampling integrator. The output difference between two adjacent pixels is compared with a predefined threshold using the comparator to detect redundant pixels. Once the difference is smaller than the threshold, indicating a redundant pixel, the AD conversion is omitted and the redundant information is stored using a Boolean variable. Thus, the conversion speed can be improved and the storage space is saved. An ADC test vehicle with an (8 times 8) array has been fabricated using 0.5-(mu ) m CMOS technology. Measurement results show that the frame rate of the image sensor is 10%-236% faster than conventional ADC, and data compression ratios between 1 and 5 are achieved for images with different redundancy. The advantages of this on-chip image compression are the embedded and simple circuits, considerable speed and storage space improvement, and low power consumption. The preliminary results have demonstrated the feasibility and the effectiveness of the proposed compression method.
  • Keywords
    CMOS image sensors; data compression; floating point arithmetic; low-power electronics; readout electronics; redundancy; sensor arrays; sigma-delta modulation; ADC test vehicle; Boolean variable; CMOS technology; analog-to-digital converter; embedded data compression function; floating double sampling integrator; image redundancy; image sensor array; incremental sigma-delta ADC; low power consumption; on-chip image compression; readout integrated circuit; redundant information storage; size 0.5 mum; storage space improvement; Clocks; Data compression; Image coding; Image sensors; Sensor arrays; Sigma-delta modulation; (Sigma ) - (Delta ) ADC; Image redundancy; compressed sensing; fully-floating integrator;
  • fLanguage
    English
  • Journal_Title
    Sensors Journal, IEEE
  • Publisher
    ieee
  • ISSN
    1530-437X
  • Type

    jour

  • DOI
    10.1109/JSEN.2014.2321166
  • Filename
    6808405