• DocumentCode
    1763258
  • Title

    Parasitic Back-Gate Effect in 3-D Fully Depleted Silicon on Insulator Integrated Circuits

  • Author

    Gaynor, Brad D. ; Hassoun, Soha

  • Author_Institution
    Electr. & Comput. Eng. Dept., Tufts Univ., Medford, MA, USA
  • Volume
    4
  • Issue
    1
  • fYear
    2014
  • fDate
    Jan. 2014
  • Firstpage
    100
  • Lastpage
    108
  • Abstract
    3-D integrated circuits (ICs) promise to deliver faster, more compact circuitry with lower power consumption than equivalent planar ICs. However, 3-D integration introduces unique noise sources not present in planar ICs. In this paper, we identify how interconnect on a backside metal layer acts as a back gate of transistors on the adjacent tiers in 3-D fully depleted silicon on insulator technology. The resulting shift in threshold voltage is determined by process and backside interconnect geometries. We develop a framework to evaluate the impact of process parameters. Our results show that coupling due to backside metal results in 5X more electrostatic noise coupling than nearby through-oxide vias. The results also show that the change in threshold voltage of an NFET device increases with thicker front oxide, thinner buried oxide, thinner silicon film, and increased backside metal voltage. Additionally, we simulate the adverse effects of back-gate coupling on circuit performance using a representative analog test circuit, an analog amplifier. We show that the back-gate voltage can change the output of an inverting amplifier by as much as the output swing of the amplifier (0.058 V) under normal operation.
  • Keywords
    elemental semiconductors; field effect transistors; integrated circuit noise; integrated circuit testing; power consumption; silicon; three-dimensional integrated circuits; 3D fully depleted silicon; 3D integrated circuits; 3D integration; NFET device; Si; analog amplifier; analog test circuit; back gate; back-gate coupling; back-gate voltage; backside interconnect geometries; backside metal layer; backside metal voltage; buried oxide; circuit performance; compact circuitry; electrostatic noise coupling; front oxide; insulator integrated circuits; insulator technology; noise sources; output swing; parasitic back-gate effect; planar IC; power consumption; process parameters; silicon film; threshold voltage; through-oxide vias; transistors; Couplings; Logic gates; Noise; Silicon; Solid modeling; Threshold voltage; Transistors; 3-D integrated circuit (IC); back-gate effect; computer-aided design (CAD); fully depleted silicon on insulator (FDSOI);
  • fLanguage
    English
  • Journal_Title
    Components, Packaging and Manufacturing Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    2156-3950
  • Type

    jour

  • DOI
    10.1109/TCPMT.2013.2272401
  • Filename
    6587114