Title :
Asynchronous Data Sampling Within Clock-Gated Double Edge-Triggered Flip-Flops
Author :
Xiaowen Wang ; Robinson, William H.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Vanderbilt Univ., Nashville, TN, USA
Abstract :
For synchronous designs, a large portion of the total power consumption of the integrated circuit (IC) is due to the storage elements and the clock distribution. Energy efficiency from the clock elements plays a critical role in low-power circuit design. One technique for efficiency is the use of double edge-triggered flip-flops (DETFFs), since they can maintain the same throughput as single edge-triggered flip-flops (SETFFs) while only using half of the clock frequency. Clock gating is another well-accepted technique to reduce the dynamic power of idle modules or idle cycles. However, incorporating clock gating with DETFFs to further reduce dynamic power consumption introduces an asynchronous data sampling (i.e., a change in output between clock edges) that was not addressed in previous research. This asynchronous data sampling is explored in detail in this paper by analyzing the mechanisms of several different clock-gated DETFFs. Three special clock-gating strategies are evaluated to mitigate this issue in DETFFs. Each of these three solutions has limitations, and the respective tradeoffs are discussed.
Keywords :
flip-flops; integrated circuit design; logic design; low-power electronics; IC; SETFF; asynchronous data sampling; clock distribution; clock element; clock frequency; clock-gated DETFF; clock-gated double-edge-triggered flip-flops; clock-gating strategy; dynamic power consumption reduction; energy efficiency; idle cycles; idle modules; integrated circuit; low-power circuit design; power consumption; single-edge-triggered flip-flops; storage element; synchronous design; Asynchronous sampling; DETFF; clock-gating; low-power;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2013.2244431