Title :
A 2.5-Gb/s DLL-Based Burst-Mode Clock and Data Recovery Circuit With
Oversampling
Author :
Jung-Mao Lin ; Ching-Yuan Yang ; Hsin-Ming Wu
Author_Institution :
Grad. Inst. of Electr. Eng., Nat. Chung Hsing Univ., Taichung, Taiwan
Abstract :
In this brief, a delay-locked loop (DLL)-based burst-mode clock and data recovery (BMCDR) circuit using a 4× oversampling technique is realized for passive optical network. With the help of DLL to track the input phase, the proposed circuit can recover the burstmode data in a short acquisition time and achieve large jitter tolerance. In addition, a 2.5-GHz four-phase clock generator is embedded in the chip. Implemented with a 0.18-μm CMOS technology, experiment shows that the acquisition time can be accomplished in the time of 31 bits. Incoming 2.5-Gb/s input data of 231-1 pseudorandom binary sequence, the retimed data has a root-mean-square jitter of 8.557 ps and a peak-to-peak jitter of 32.0 ps, and the measured bit error rate is less than 10-10. The area of the whole chip is 1.4 × 1.4 mm2, where the BMCDR circuit core occupies 0.81 × 0.325 mm2. The total power consumption is 130 mW from a 1.8 V supply voltage.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; delay lock loops; error statistics; jitter; passive optical networks; random sequences; sampling methods; BMCDR circuit; CMOS technology; DLL-based burst-mode clock and data recovery circuit; acquisition time; bit error rate; burst mode data recovery; complementary metal oxide semiconductor; delay-locked loop; four-phase clock generator; frequency 2.5 GHz; jitter tolerance; oversampling technique; passive optical network; peak-to-peak jitter; power 130 mW; power consumption; pseudorandom binary sequence; root-mean-square jitter; size 0.18 mum; voltage 1.8 V; Clocks; Jitter; Passive optical networks; Phase locked loops; Synchronization; Very large scale integration; Burst mode; CMOS digital VLSI; clock and data recovery (CDR); delay-locked loop (DLL); oversampling; passive optical network (PON); passive optical network (PON).;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2316553