Title :
A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology
Author :
Navid, Reza ; E-Hung Chen ; Hossain, Masum ; Leibowitz, Brian ; Jihong Ren ; Chou, Chuen-huei Adam ; Daly, Barry ; Aleksic, Marko ; Su, Bruce ; Li, Simon ; Shirasgaonkar, Makarand ; Heaton, Fred ; Zerbe, Jared ; Eble, John
Author_Institution :
Rambus Inc., Sunnyvale, CA, USA
Abstract :
A 40 Gb/s serial link interface is presented that includes four lanes of transceiver optimized for chip-to-chip communication while compensating for 20 dB of channel loss. Transmit equalization consists of a 2-tap feed-forward equalizer (FFE) while receive equalization includes a 2-tap FFE using a transversal filter, a 3-stage continuous-time linear equalizer with active feedback, and discrete-time equalizers consisting of a 17-tap decision feedback equalizer (DFE) and a 3-tap sampled FFE. The receiver uses quarter-rate double integrate-and-hold sampling. The clock and data recovery (CDR) unit uses a split-path CDR/DFE design which facilitates wider bandwidth and lower jitter simultaneously. A phase detection scheme that filters out edges affected by residual inter-symbol interference allows recovering a low-jitter clock from a partially-equalized eye. A fractional-N PLL is implemented for frequency offset tracking. Combining these techniques, the digital CDR recovers a stable 10 GHz clock from an eye containing 0.8 UI p-p input jitter and achieves 1-10 MHz of tracking bandwidth. The transceiver achieves horizontal and vertical eye openings of 0.27 UI and 120 mV, respectively, at BER = 10-9. The quad SerDes is realized in 28 nm CMOS technology. Amortizing common blocks, it occupies 0.81 mm2 per lane and achieves 23.2 mW/Gb/s power efficiency at 40 Gb/s.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; decision feedback equalisers; error statistics; intersymbol interference; jitter; phase locked loops; radio links; radio transceivers; sample and hold circuits; synchronisation; transversal filters; 3-stage continuous-time linear equalizer; BER; CDR; CMOS technology; DFE; FFE; UI; active feedback; channel loss; chip-to-chip communication; clock and data recovery; decision feedback equalizer; discrete-time equalizer; feedforward equalizer; fractional-N PLL; frequency offset tracking; inter-symbol interference; jitter; phase detection scheme; quad SerDes; quarter-rate double integrate-and-hold sampling; receiver; serial link interface; serial link transceiver; size 28 nm; transversal filter; Bandwidth; Clocks; Decision feedback equalizers; Electrostatic discharges; Jitter; Timing; Transceivers; Active feedback continuous-time linear equalizer; chip-to-chip communications; current-integrating DFE summer; decision feedback equalizer (DFE); distributed ESD protection structure; high-speed serial link (SerDes); receive-side feed-forward equalizer (RX-FFE); split-path clock and data recovery (split-path CDR); transversal filter; wireline transceiver;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2374176