Title :
Design, Fabrication, and Characterization of Ultrathin 3-D Glass Interposers With Through-Package-Vias at Same Pitch as TSVs in Silicon
Author :
Sukumaran, Vijay ; Kumar, Girish ; Ramachandran, Kishore ; Suzuki, Yuya ; Demir, Kubilay ; Sato, Yuuki ; Seki, Takaya ; Sundaram, Venky ; Tummala, Rao R.
Author_Institution :
3D Syst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
A double-sided and ultrathin 3-D glass interposer with through package vias (TPVs) at same pitch as through silicon vias (TSVs) in silicon interposers is developed to provide a compelling alternative to 3-D IC stacking of logic and memory devices with TSVs. The 3-D IC stacking approach to achieve high bandwidth has several drawbacks, including the need for TSVs through the logic die, thermal management within the 3-D stack, and the high manufacturing cost associated with wafer-based TSV processing. This paper presents design, fabrication, and electrical characterization of small TPVs (15-40 μm in diameter) in 30-μm thin glass to achieve an ultrathin 3-D interposer. This paper also reports the first demonstration of ultrasmall TPVs in glass (15 μm) with same dimensions as TSVs in silicon. The signal insertion loss and crosstalk behavior of TPVs in ultrathin glass were investigated and found to be superior to TSVs using 3-D electromagnetic simulations. In demonstrating the 3-D interposers, two process-related challenges were addressed in this paper, namely: 1) defect-free formation of ultrasmall TPV holes with diameters of 15 μm at 27-μm pitch and 2) TPV metallization with copper. The fabricated TPVs in ultrathin glass showed a good model to hardware correlation of signal transmission with insertion loss <;0.15 dB at 20 GHz. The results in this paper suggest that the 3-D interposer concept can be a simpler alternative to 3-D IC stacking with TSVs to achieve high bandwidth between the logic and memory devices.
Keywords :
crosstalk; elemental semiconductors; integrated circuit design; integrated circuit metallisation; integrated circuit packaging; silicon; thermal management (packaging); three-dimensional integrated circuits; 3D IC stacking approach; 3D electromagnetic simulations; Si; TPV metallization; TSVs; crosstalk behavior; defect-free formation; double-sided 3D glass interposer; electrical characterization; frequency 20 GHz; logic die; manufacturing cost; memory devices; signal insertion loss; signal transmission; size 15 mum to 40 mum; thermal management; through-package-vias; ultrasmall TPV holes; ultrasmall TPVs; ultrathin 3D glass interposers; wafer-based TSV processing; Copper; Glass; Insertion loss; Laser ablation; Silicon; Substrates; Through-silicon vias; 3-D interposer; electrical design; through package via (TPV); through silicon via (TSV); ultrathin glass; ultrathin glass.;
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
DOI :
10.1109/TCPMT.2014.2303427