DocumentCode :
1766385
Title :
Single event transient tolerant frequency divider
Author :
Xiaoxuan She ; Ningxi Li
Author_Institution :
Sch. of Microelectron., Fudan Univ., Shanghai, China
Volume :
8
Issue :
3
fYear :
2014
fDate :
41760
Firstpage :
140
Lastpage :
147
Abstract :
This study presents a single event upset (SEU) tolerant frequency divider that compares the counted number of rising clock edges with the expected value. The number of counted rising edges being less than expected generally implies that the state is corrupted resulting in faulty output, so the faulty frequency divider is reset to a proper state to correct errors. The number of counted rising edges being greater than expected generally implies that the output is corrupted by a single event transient (SET) without changing the state, hence SET tolerance does not require a reset. Simulation and experimental results demonstrate that the proposed scheme can achieve high operational clock frequency and good SEU hardening capability.
Keywords :
clocks; radiation hardening (electronics); SET tolerance; SEU tolerant frequency divider; clock edges; faulty output; single event transient tolerant frequency divider; single event upset;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2013.0132
Filename :
6809747
Link To Document :
بازگشت