DocumentCode :
1768119
Title :
A low-power 65-nm ASIC implementation of background subtraction
Author :
Zitouni, M. Sami ; Saleh, Hani ; Bhaskar, Harish ; Salahat, Ehab ; Ismail, Mahamod
Author_Institution :
Dept. of Electr. & Comput. Eng., Khalifa Univ., Abu Dhabi, United Arab Emirates
fYear :
2014
fDate :
9-11 Nov. 2014
Firstpage :
71
Lastpage :
74
Abstract :
Background subtraction is an important step for object detection in many video processing systems. This paper presents a low power implementation of mean-filter based background subtraction block in ASIC flow using 65-nm CMOS process technology. The placed and routed ASIC implementation of the background subtraction block achieved an operating maximum frequency of 800MHz. This provides the system with the capability of processing HD video sequences, typically of spatial resolution 1920×1080 pixels at a potential rate of 385 fps. The background subtraction block occupied a total area of 1533.96μm2 using 65-nm CMOS process and consumed a low power of 27.88μW/pixel.
Keywords :
application specific integrated circuits; object detection; video signal processing; ASIC flow; CMOS process technology; HD video sequences; mean filter based background subtraction block; object detection; video processing systems; Application specific integrated circuits; Computer architecture; Field programmable gate arrays; Hardware; Hardware design languages; Real-time systems; Streaming media; ASIC; Background; Im age Processing; Low Power; SoC; Subtraction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovations in Information Technology (INNOVATIONS), 2014 10th International Conference on
Conference_Location :
Al Ain
Print_ISBN :
978-1-4799-7210-4
Type :
conf
DOI :
10.1109/INNOVATIONS.2014.6987564
Filename :
6987564
Link To Document :
بازگشت