DocumentCode :
1768446
Title :
Low-power wiring method in CMOS logics circuits by segmentation coding and pseudo majority voting
Author :
Ueda, Kazunori ; Rikuhashi, Zuiko ; Hayashi, K. ; Hikawa, Hiroomi
Author_Institution :
Grad. Sch. of Sci. & Eng., Kansai Univ., Suita, Japan
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
590
Lastpage :
593
Abstract :
It is strongly demanded to reduce power consumption in wiring such as data bus of Complementary Metal Oxide Semiconductor (CMOS) logic circuits, especially used in mobile devices. The power consumption in CMOS is proportional to transition rate between `0´ and `1´ of each bit, and a lot of methods to reduce the transition rate have been proposed. On the other hand, in band-limited data, such as audio data, the transition rate in the upper bits is usually smaller than that of the lower bits. This paper proposes a new data encoding method that takes advantage of this property to reduce the transition rate better than conventional ones. In the proposed method, upper and lower bits are encoded by different method to make the transition rate small in the each group. Although conventional majority voting method is used to encode the lower-bit group, its circuit size is smaller than conventional ones, since smaller number of bits are encoded than conventional ones. This paper proposes a pseudo majority voting method to reduce its circuit size furthermore. The computer simulation shows the effectiveness of the proposed method. The proposed method is also implemented on a printed circuits board (PCB) by using generic CMOS logic ICs, and its experimental results also show the effectiveness of the proposed method.
Keywords :
CMOS logic circuits; encoding; low-power electronics; power consumption; CMOS logic IC; CMOS logic circuits; PCB; audio data; complementary metal oxide semiconductor; computer simulation; data bus; data encoding method; low-power wiring; mobile devices; power consumption; printed circuits board; pseudo majority voting; segmentation coding; Correlation; Cutoff frequency; Decoding; Encoding; Logic gates; Power demand; Registers; CMOS logic circuit; dynamic power consumption; low power consumption; majority voting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865204
Filename :
6865204
Link To Document :
بازگشت