DocumentCode :
1769012
Title :
Quantitative comparison of the power reduction techniques for samsung reconfigurable processor
Author :
Hoyoung Kim ; Soojung Ryu ; Sinkar, A. ; Nam Sung Kim
Author_Institution :
Archit. Lab., Samsung Electron., Yongin, South Korea
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
1736
Lastpage :
1739
Abstract :
With significant growth in portable multimedia devices such as smartphones, application processors (AP) play a critical role for running various multimedia applications on these devices. By considering the power constraints of such devices, we often integrate reconfigurable processors (RPs) into APs. This is because RPs offer flexibility and good performance, thereby greatly improving the power efficiency for running these multimedia applications. Like many other processors, RPs also exploit the dynamic voltage/frequency scaling (DVFS) to improve their power efficiency. Owing to the platform cost constraints, however, these RPs are often integrated to low dropout (LDO) voltage regulators (VRs) instead of switching VRs. When compared with switching VRs, LDO VRs are very inexpensive; however, they suffer from considerable power loss when they are required to deliver a low output voltage. However, many previous studies focused on analyzing the power efficiency of various DVFS techniques only with regard to the processors and did not consider the negative impact of the VR power losses on the overall power efficiency of the platform. In this work, we quantitatively compare the power efficiency of a Samsung RP (SRP) adopting the race-to-halt technique with that of the SRP exploiting the DVFS supported by LDO VRs, by considering the effect of the VR power losses. Finally, we demonstrate that using the race-to-halt technique results in high power efficiency when compared with the DVFS in a commercial processor, by considering the VR power efficiency.
Keywords :
energy conservation; losses; multimedia communication; power aware computing; program processors; voltage regulators; AP; DVFS techniques; LDO; RP; SRP; VR power efficiency; VR power loss; application processors; dynamic voltage-frequency scaling; low dropout; low output voltage; platform cost constraints; portable multimedia devices; power constraints; power reduction techniques; quantitative comparison; race-to-halt technique; samsung reconfigurable processor; smartphones; switching VR; voltage regulators; Delays; Mathematical model; Mobile communication; Switches; System-on-chip; VLIW; Voltage control; Samsung reconfigurable processor; dynamic voltage frequency scaling; low dropout voltage regulator; race-to-halt;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865490
Filename :
6865490
Link To Document :
بازگشت