DocumentCode :
1773559
Title :
Optimized encoder architecture for structured low density parity check codes of short length
Author :
Anggraeni, Silvia ; Hussin, Fawnizu Azmadi ; Jeoti, Varun
Author_Institution :
Electr. & Electron. Eng. Dept., Univ. Teknol. PETRONAS, Tronoh, Malaysia
fYear :
2014
fDate :
3-5 June 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes an architecture for structured low density parity check encoder. The proposed architecture supports the limitation of input/output pins of field programmable gate array using division of information bits. The division of information bits generates latency of encoding. The proposed architecture does not store the required matrix for bit-wise multiplication and does not use cyclic shift of barrel shifter. The proposed architecture is investigated using code length below 1000 bits and implementation of high code rate R = 5/6 and code length between 1000 and 2000 bits. Even though this architecture is optimized for short code length, it is shown that the proposed architecture achieves information throughput of 30.178 Gbps and area of 2737 logic element when code length N = 1944 and code rate R = 5/6.
Keywords :
codecs; field programmable gate arrays; parity check codes; barrel shifter cyclic shift; bit rate 30.178 Gbit/s; bit-wise multiplication; encoder architecture; field programmable gate array; logic element; low density parity check codes; word length 1000 bit to 2000 bit; Clocks; Encoding; Logic gates; Parity check codes; Pins; Standards; Throughput; architecture; encoder; low density parity check (LDPC); structured codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent and Advanced Systems (ICIAS), 2014 5th International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4799-4654-9
Type :
conf
DOI :
10.1109/ICIAS.2014.6869526
Filename :
6869526
Link To Document :
بازگشت