DocumentCode :
1777507
Title :
Test and diagnosis of FPGA cluster using partial reconfiguration
Author :
Rehman, Saif Ur ; Benabdenbi, Mounir ; Anghel, Lorena
Author_Institution :
TIMA Lab., Grenoble Alpes Univ., Grenoble, France
fYear :
2014
fDate :
June 30 2014-July 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
FPGA undergoes a large number of test configurations for faults detection and diagnosis which requires a significant amount of test time and off-chip memory to store test configuration bits. Some FPGAs support partial reconfiguration in which a portion of FPGA can be reconfigured without reconfiguring the remaining portions. This partial reconfiguration approach can be utilized for FPGA testing, to reduce the amount of test time and configuration bit storage. In this paper, we propose a Built-In Self-test (BIST) scheme utilizing partial reconfigurability of a mesh FPGA. To implement the BIST scheme, automated tools are developed to produce the required configuration bitstream using standard FPGA CAD flow. A comparative analysis of partial and full reconfiguration is presented which shows that test time and storage size for configuration bitstream reduce to half using partial reconfiguration approach.
Keywords :
built-in self test; circuit reliability; fault diagnosis; field programmable gate arrays; logic testing; BIST scheme; FPGA cluster diagnosis; FPGA cluster test; built-in self-test; configuration bitstream; fault detection; fault diagnosis; mesh FPGA partial reconfigurability; partial reconfiguration approach; standard FPGA CAD flow; test configuration bit storage; test time; Arrays; Built-in self-test; Circuit faults; Field programmable gate arrays; Memory management; Multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/PRIME.2014.6872671
Filename :
6872671
Link To Document :
بازگشت