DocumentCode :
1778638
Title :
Exploring independent gates in FinFET-based transistor network generation
Author :
Possani, Vinicius N. ; Reis, Andre I. ; Ribas, Renato P. ; Marques, Felipe S. ; da Rosa, Leomar S.
Author_Institution :
Technol. Dev. Center, Fed. Univ. of Pelotas, Pelotas, Brazil
fYear :
2014
fDate :
1-5 Sept. 2014
Firstpage :
1
Lastpage :
6
Abstract :
This paper shows that double gate devices, like independent-gate (IG) FinFETs, have introduced new challenges in the transistor network generation step during the logic synthesis. The main point is that reducing the number of literals in a given Boolean expression is not enough to guarantee a minimum IG FinFET network implementation. This way, traditional factorization methods or graph-based optimizations may not be useful to generate networks for double gate devices. In this sense, this paper presents a graph-based method able to find promising arrangements to explore the separated gates of each IG FinFET. The experiments demonstrate that the proposed method can reduce the number of IG FinFETs compared to the traditional methods of transistor network generation.
Keywords :
Boolean functions; MOSFET; logic design; logic gates; matrix decomposition; optimisation; Boolean expression; FinFET-based transistor network generation; double gate devices; factorization methods; graph-based optimizations; independent gates; logic synthesis; transistor network generation step; Abstracts; Equations; FinFETs; EDA; FinFET; factorization; graph theory; logic gate; logic synthesis; transistor network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2014 27th Symposium on
Conference_Location :
Aracaju
Type :
conf
DOI :
10.1145/2660540.2661009
Filename :
6994659
Link To Document :
بازگشت