DocumentCode :
1778940
Title :
A Low Power Test-per-Clock BIST Scheme through Selectively Activating Multi Two-Bit TRCs
Author :
Bin Zhou ; Xinchun Wu
Author_Institution :
Res. Center of Basic Space Sci., Harbin Inst. of Technol., Harbin, China
fYear :
2014
fDate :
18-20 Sept. 2014
Firstpage :
505
Lastpage :
509
Abstract :
A low power test-per-clock built-in self-test (BIST) scheme based on 2-bit TRC is presented in this paper. The low power during testing can be obtained by selectively activating multi 2-bit twisting ring counters (AM2B-TRC). The optimal number of activated 2-bit twisting ring counters is also explored in this paper. Experimental results based on ISCAS´85 benchmark circuits show that the proposed low power test-per-clock BIST scheme has the improved performance including power, fault coverage and test length, comparing with the corresponding already known low power test-per-clock BIST scheme. In addition, the advantage of the proposed low power test-per-clock BIST scheme can be used for testing more than one module in a system on a chip (SoC).
Keywords :
built-in self test; clocks; counting circuits; integrated circuit testing; logic testing; system-on-chip; AM2B-TRC; ISCAS´85 benchmark circuits; SoC; activating multitwo-bit TRC; activating multitwo-bit twisting ring counters; built-in self-test scheme; fault coverage; low power test-per-clock BIST scheme; system on chip; test length; Built-in self-test; Circuit faults; Clocks; Radiation detectors; Switches; Test pattern generators; Built-in self-test; Linear Feedback Shift Register (LFSR); Low power testing; Test-per-clock; Twisting ring counter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement, Computer, Communication and Control (IMCCC), 2014 Fourth International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4799-6574-8
Type :
conf
DOI :
10.1109/IMCCC.2014.110
Filename :
6995080
Link To Document :
بازگشت