Title :
Delay Test of Embedded Memories
Author :
Yukun Gao ; Tengteng Zhang ; Chakraborty, Shiladri ; Walker, Duncan M. Hank
Author_Institution :
Dept. Comput. Sci. & Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
Memory arrays cannot be as easily tested as other storage elements. They can be considered as non-scan cells. Memory built-in self-test (MBIST), functional test, and macro test are used to test memory arrays. However, these techniques have relatively poor coverage of the timing critical paths. We propose path delay test through memory arrays using pseudo functional test with K Longest Paths Per Gate (PKLPG). Long paths captured into a non-scan cell (including a memory cell) are propagated to a scan cell, and non-scan cells are initialized so that they can launch transitions onto long paths.
Keywords :
built-in self test; delays; integrated circuit testing; storage management chips; MBIST; PKLPG; built-in self-test; embedded memories; functional test; k longest paths per gate; macro test; memory array testing; nonscan cells; path delay test; pseudofunctional test; storage elements; timing critical paths; Adders; Arrays; Compaction; Delays; Integrated circuit modeling; Logic gates; Multiplexing; ATPG; KLPG; Memory Test; Path Delay Test;
Conference_Titel :
Test Workshop (NATW), 2014 IEEE 23rd North Atlantic
Conference_Location :
Johnson City, NY
Print_ISBN :
978-1-4799-5134-5
DOI :
10.1109/NATW.2014.22