DocumentCode :
1782146
Title :
In-stack monitoring of signal and power nodes in three dimensional integrated circuits
Author :
Araga, Yuuki ; Miura, Ranto ; Ueda, Nao ; Miura, Noriyuki ; Nagata, Makoto
Author_Institution :
Grad. Sch. of Syst. Inf., Kobe Univ., Kobe, Japan
fYear :
2014
fDate :
12-16 May 2014
Firstpage :
362
Lastpage :
365
Abstract :
An on-chip waveform monitoring technique embodies in-stack evaluation of three-dimensional integrated circuits (3D IC) regarding physical connections using through silicon vias (TSV) and electronic characteristics of signal transmission as well as noise propagation. On-chip generation of reference voltage steps and sampling timings reduces the complexity of analog signal routing in a chip stack and enhances measurement throughputs. The demonstrated 7.6 effective bit resolution with a 5.8 times higher throughput is suitable for in-stack monitoring. Sinusoidal signal transmission in a two-tier 3D IC is on-chip evaluated.
Keywords :
integrated circuit interconnections; network routing; three-dimensional integrated circuits; waveform generators; 3D integrated circuits; TSV; analog signal routing; in-stack monitoring; noise propagation; on-chip generation; on-chip waveform monitoring technique; signal transmission; through silicon vias; Monitoring; Noise; System-on-chip; Three-dimensional displays; Timing; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility, Tokyo (EMC'14/Tokyo), 2014 International Symposium on
Conference_Location :
Tokyo
Type :
conf
Filename :
6997170
Link To Document :
بازگشت