DocumentCode :
1783408
Title :
A 57–66 GHz power amplifier with a linearization technique in 65-nm CMOS process
Author :
Jin-Fu Yeh ; Jen-Hao Cheng ; Jeng-Han Tsai ; Tian-Wei Huang
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2014
fDate :
6-7 Oct. 2014
Firstpage :
309
Lastpage :
312
Abstract :
This paper presents a linearization technique with a body diode for 60-GHz power amplifier (PA). This linearization technique aims to achieve adequate linear output power as PA operating under lower power consumption. This proposed technique can benefit the reduction of total power consumption of a 60-GHz phased array. The PA is implemented in TSMC 65-nm CMOS process. At 1-V supply voltage, the measured maximum output powers are all larger than 10 dBm over 57-66 GHz. Third-order inter-modulation distortion (IMD3) can be mitigated over 30 dB by the proposed linearization technique. Moreover, the improvement of IMD3 is larger than 25 dB among the entire operation bandwidth.
Keywords :
CMOS integrated circuits; diodes; intermodulation distortion; linearisation techniques; millimetre wave power amplifiers; IMD3; TSMC CMOS process; body diode; frequency 57 GHz to 66 GHz; linearization technique; phased array; power amplifier; size 65 nm; third-order intermodulation distortion; voltage 1 V; Arrays; Bandwidth; Linearity; Linearization techniques; Nonlinear distortion; Power demand; Power generation; 60-GHz; diode; linearizer; power amplifier(PA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Microwave Integrated Circuit Conference (EuMIC), 2014 9th
Conference_Location :
Rome
Type :
conf
DOI :
10.1109/EuMIC.2014.6997854
Filename :
6997854
Link To Document :
بازگشت