DocumentCode :
1785504
Title :
Analysis and design of dynamic comparators in ultra-low supply voltages
Author :
Babayan-Mashhadi, Samaneh ; Sarvaghad-Moghaddam, Moein
Author_Institution :
Dept. of Electr. Eng., Imam Reza Int. Univ., Mashhad, Iran
fYear :
2014
fDate :
20-22 May 2014
Firstpage :
255
Lastpage :
258
Abstract :
The need for ultra-low power and area-efficient analog-to-digital converters (ADCs) is pushing towards the use of low-voltage (LV) dynamic clocked comparators to maximize power efficiency and speed. In this paper, a delay analysis for a conventional body-driven LV dynamic comparator is presented. Then based on the analysis results, the circuit of a conventional body-driven comparator is modified for fast operation even in small supply voltages. Simulation results in 90nm CMOS technology reveal that comparator delay time is remarkably reduced. The maximum clock frequency of the proposed comparator can be increased to 333 MHz and 50 MHz at supply voltages of 0.5V and 0.35V, while consuming 2.3μW and 184nW, respectively. The standard deviation of the input-referred offset voltage is 5.1mV at 0.5V supply.
Keywords :
analogue-digital conversion; comparators (circuits); ADC; CMOS technology; LV dynamic clocked comparators; area-efficient analog-to-digital converters; body-driven comparator; comparator delay time; delay analysis; low-voltage dynamic clocked comparators; ultralow supply voltages; CMOS integrated circuits; CMOS technology; Delays; Latches; Simulation; Transconductance; Transistors; Body-driven dynamic comparators; Delay Analysis; Low-power design; Low-voltage design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2014 22nd Iranian Conference on
Conference_Location :
Tehran
Type :
conf
DOI :
10.1109/IranianCEE.2014.6999543
Filename :
6999543
Link To Document :
بازگشت