Title :
A BDD based secure hardware design method to guard against power analysis attacks
Author :
De, Pradipta ; Banerjee, Kunal ; Mandal, Chittaranjan
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, Kharagpur, India
Abstract :
Power analysis attacks (PAAs) present a major threat towards safeguarding the secrets of cryptographic systems. We have devised a hardware countermeasure in the form of a Binary Decision Diagram (BDD) based dual-rail circuits and a supporting synthesis procedure. We have, for the first time, used the BDD to model the pre-charge generation logic while designing such a cell. Experimental results demonstrate the resistance against power analysis attacks of circuits developed using this approach, while outperforming other contemporary designs in terms of peak power variance, average power and average current. All results have been obtained using 65nm technology.
Keywords :
binary decision diagrams; cryptography; logic design; BDD based secure hardware design method; PAA; average current; average power; binary decision diagram; cryptographic systems; dual-rail circuits; hardware countermeasure; peak power variance; power analysis attacks; precharge generation logic; synthesis procedure; Data structures; Logic functions; MOSFET; Power dissipation; Resistance; Binary Decision Dia-gram; Early propagation effect; Power analysis attack; Voltage scaling;
Conference_Titel :
VLSI Design and Test, 18th International Symposium on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-5088-1
DOI :
10.1109/ISVDAT.2014.6881088