Title :
Power-performance study of block-level monolithic 3D-ICs considering inter-tier performance variations
Author :
Panth, Shreepad ; Samadi, Kambiz ; Yang Du ; Sung Kyu Lim
Author_Institution :
Sch. of ECE, Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper we study the power vs. performance tradeoff in block-level monolithic 3D IC designs. Our study shows that we can close the power-performance gap between 2D and a theoretical lower bound by up to 50%. We model the inter-tier performance variations caused by a low temperature manufacturing process on the non-bottom tiers. We also model an alternate manufacturing process, where highly resistive tungsten interconnects are used on the bottom tier to withstand a high temperature process on the non bottom tiers. We propose a variation-aware floorplanning technique that makes our design more tolerant to these variations. We demonstrate that our design methods can help us obtain high quality designs even under inter-tier performance variations.
Keywords :
circuit layout; cryogenic electronics; integrated circuit interconnections; three-dimensional integrated circuits; block-level monolithic 3D-IC; inter-tier performance; low temperature manufacturing; nonbottom tiers; power-performance gap; resistive tungsten; variation-aware floorplanning technique; Benchmark testing; Libraries; Logic gates; Three-dimensional displays; Timing; Transistors; Tungsten; Block-level; Inter-tier variation; Monolithic 3D;
Conference_Titel :
Design Automation Conference (DAC), 2014 51st ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
DOI :
10.1145/2593069.2593188