DocumentCode :
1786842
Title :
Early-stage power grid design: Extraction, modeling and optimization
Author :
Cheng Zhuo ; Houle Gan ; Wei-Kai Shih
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
1
Lastpage :
6
Abstract :
Many prior works have discussed the power grid design and optimization in the post-layout stage, when design change is inevitably expensive and difficult. In contrast, during the early stage of a development cycle, designers have more flexibility to improve the design quality. However, there are several fundamental challenges at early-stage when design database is NOT complete, including extraction, modeling and optimization. This paper tackles these fundamental issues of early-stage power grid design. The proposed methods have been silicon-validated on 32nm on-market chips and successfully applied to a 22nm design for its early stage power grid design. The findings from such practices reveal that, for sub-32nm chips, intrinsic on-die capacitance and power gate scheme may have more significant impact than expected on power integrity, and need to be well addressed at early stage.
Keywords :
design engineering; optimisation; power grids; design quality improvement; development cycle; early-stage power grid design; intrinsic on-die capacitance; on-market chips; post-layout stage; power gate scheme; power integrity; Couplings; Logic gates; Metals; Optimization; Power grids; Rails; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2014 51st ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1145/2593069.2593129
Filename :
6881406
Link To Document :
بازگشت