Title :
Towards formal evaluation and verification of probabilistic design
Author :
Nian-Ze Lee ; Jiang, Jie-Hong Roland
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
In the nanometer regime of integrated circuit fabrication, device variability imposes serious challenges to the design of reliable systems. A new computation paradigm of approximate and probabilistic design has been proposed recently to accept design imperfection as a resource for certain applications. Despite recent intensive study on approximate design, probabilistic design receives relatively few attentions. This paper provides a general formulation for the evaluation and verification of probabilistic design. We establish its connection to stochastic Boolean satisfiability (SSAT), (weighted) model counting, signal probability calculation, and probabilistic model checking. A comparative experimental study is performed to contrast the strengths and weaknesses of different solutions. Our study can be an essential step towards automated synthesis of probabilistic design.
Keywords :
integrated circuit design; integrated circuit manufacture; integrated circuit modelling; integrated circuit reliability; approximate design; integrated circuit fabrication; model counting; probabilistic design; probabilistic model checking; signal probability calculation; stochastic Boolean satisfiability; Boolean functions; Data structures; Probabilistic logic; Random variables; Reactive power; Stochastic processes;
Conference_Titel :
Computer-Aided Design (ICCAD), 2014 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
DOI :
10.1109/ICCAD.2014.7001372