Title :
Design and implementation of FPGA-based transmitter memory management system
Author :
Zhongjiang Yan ; Bo Li ; Tian Gao ; Shilv Shen ; Qingsong Yan
Author_Institution :
Sch. of Electron. & Inf., Northwestern Polytech. Univ., Xi´an, China
Abstract :
FPGA is the first choice for developing the prototype system and the IP cores. Many existing network protocols are developed as IP cores, for example, the ethernet MAC open core. In this paper, an FPGA-based memory management system is proposed for the MAC protocol IP core, to facilitate the memory status acquisition and to support the functions in term of receiving packets from the upper layer, transmitting aggregated packets, and selectively re-transmitting the failed packets. The basic idea is to separate the packet management function from the packets store function of the memory system, where each buffer descriptor in the packet management block corresponds to a packet buffer in the packet store block. The design philosophy and the implementation details are presented.
Keywords :
buffer circuits; digital signal processing chips; field programmable gate arrays; integrated logic circuits; storage management chips; FPGA-based transmitter memory management system; MAC protocol IP core; buffer descriptor; memory status acquisition; packet buffer; packet management block; packet management function; packets store function; Buffer storage; Field programmable gate arrays; IP networks; Media Access Protocol; Memory management; Transmitters; FPGA; memory management; transmitter;
Conference_Titel :
Consumer Electronics (ISCE 2014), The 18th IEEE International Symposium on
Conference_Location :
JeJu Island
DOI :
10.1109/ISCE.2014.6884294