DocumentCode :
1791151
Title :
Performance analysis of power optimal PLL design using five-stage CS-VCO in 180nm
Author :
Mishra, Anadi ; Sharma, G.K. ; Boolchandani, D.
Author_Institution :
Dept. of E.C.E, G.L.A Univ., Mathura, India
fYear :
2014
fDate :
12-13 July 2014
Firstpage :
764
Lastpage :
768
Abstract :
This paper presents the design of PLL (Phase Locked Loop) using PFD (Phase Frequency Detector) based on 22 transistors TSPC (True Single Phase Clock) D-FF (Flip Flop), Tri-state charge pump (CP), passive loop filter of first order and five- stage CS-VCO (Current Starved VCO) circuit. In such design, large VCO gain with increased lock range from (357MHz-900MHz) and reduced lock time is achieved using first order passive lag loop filter. The oscillation frequency range (431.683 MHz-1.7966 GHz) for VCO is increased due to reduced number of inverter stages and power dissipated by overall PLL is getting improved (7.08mW) with less design cost. Area occupied by such PLL is also reduced. This reduction in area and power is achieved with the help of five-stage CS-VCO instead of LC-Tank VCO and five-stage multiple pass ring VCO [8],[12]. The prototype is simulated using 0.18um CMOS technology with supply voltage of 1.8V. In such context the lock time of 54ns is achieved by properly selecting the design parameters for low pass filter (R and C) with reasonable damping factor (ζ=0.7).
Keywords :
CMOS analogue integrated circuits; charge pump circuits; frequency measurement; low-pass filters; passive filters; phase locked loops; phase locked oscillators; voltage-controlled oscillators; CMOS technology; current starved VCO circuit; damping factor; first order passive lag loop filter; five-stage CS-VCO; five-stage multiple pass ring VCO; frequency 357 MHz to 1.7966 GHz; low pass filter; passive loop filter; performance analysis; phase frequency detector; phase locked loop; power optimal PLL design; size 0.18 mum; time 54 ns; tristate charge pump; true single phase clock; voltage 1.8 V; Artificial neural networks; CMOS integrated circuits; CMOS technology; Charge pumps; Flip-flops; Phase noise; Voltage-controlled oscillators; CMOS; CSVCO; Charge Pump; Lock Time; PFD; PLL; Power Dissipation; TSPC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Propagation and Computer Technology (ICSPCT), 2014 International Conference on
Conference_Location :
Ajmer
Print_ISBN :
978-1-4799-3139-2
Type :
conf
DOI :
10.1109/ICSPCT.2014.6885029
Filename :
6885029
Link To Document :
بازگشت