DocumentCode :
1791486
Title :
Optimized active and power-down mode refresh control in 3D-DRAMs
Author :
Jung, Moongon ; Weis, Christian ; Wehn, Norbert ; Sadri, Mohammadsadegh ; Benini, Luca
Author_Institution :
Germany Microelectron. Syst. Design Res. Group, Univ. of Kaiserslautern, Kaiserslautern, Germany
fYear :
2014
fDate :
6-8 Oct. 2014
Firstpage :
1
Lastpage :
6
Abstract :
3D stacked systems with Wide-I/O DRAMs are the future density optimized mobile computing platforms. Unfortunately, with 3D integration, the power densities and thermal dissipation are increased dramatically. In this paper, we investigate the effectiveness of power-down mode policies (using precharge power down, active power-down and self-refresh) and bank-wise refresh in active mode. We run real-life benchmarks to quantify the impact of each power-down mode setting. We derive a power-down mode policy which shows up to 10% energy reduction in high activity periods and up to 13% in idle phases. Further, we improve DRAM refresh power by considering the lateral and vertical temperature variations in the 3D structure and adapting the per-DRAM-bank refresh period accordingly. To achieve this, a per DRAM array hotspot detector, designed with DRAM cells and circuits, is used to acquire temperature and refresh information directly from the DRAM array. We show 16% improvements in DRAM refresh power due to hotspot detectors inside the DRAM enabling temperature variation aware bank-wise refresh. For all the above mentioned investigations a detailed DRAM controller model with accurate functionality, timing, and power estimation in SystemC TLM-2.0 (Transaction Level Modeling) and a highly sophisticated virtual hardware platform are mandatory to achieve a through analysis.
Keywords :
DRAM chips; integrated circuit design; integrated circuit modelling; three-dimensional integrated circuits; 3D integration; 3D stacked systems; 3D structure; 3D-DRAMs; DRAM cells; DRAM controller model; DRAM refresh power; SystemC TLM-2.0; bank-wise refresh; energy reduction; future density optimized mobile computing platforms; lateral temperature variations; optimized active mode refresh control; per DRAM array hotspot detector; power density; power estimation; power-down mode policy; power-down mode refresh control; temperature variation aware bank-wise refresh; thermal dissipation; transaction level modeling; vertical temperature variations; virtual hardware platform; Arrays; Benchmark testing; Detectors; Energy consumption; Random access memory; Temperature sensors; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2014 22nd International Conference on
Conference_Location :
Playa del Carmen
Type :
conf
DOI :
10.1109/VLSI-SoC.2014.7004159
Filename :
7004159
Link To Document :
بازگشت